# Design and Implementation of Reconfigurable Filter on FPGA.

Hemant chauhan b20289@students.iitmandi.ac.in School of Computing and Electrical Engineering, IIT Mandi, Himachal Pradesh, India.

## I. ABSTRACT

The paper begins by discussing the fundamentals of reconfigurable filters, including the various types such as finite impulse response (FIR) and infinite impulse response (IIR) filters. The transfer functions of these filters are analyzed, and their corresponding output functions are derived. Graphical representations of the output relations are provided to visualize the filter behavior.

The paper discusses the on-board FPGA implementation of the designs using the Vivado and demonstrates the verification. The output waveforms obtained from the on-board implementation are compared with the waveforms from functional simulations, ensuring accurate functionality.

# II. INTRODUCTION AND HIGHLIGHTS OF CONTRIBUTION

Filters play a crucial role in digital signal processing applications, offering the flexibility to adapt to changing system requirements. We will presents the design and implementation of reconfigurable filters on FPGAs, focusing on both finite impulse response (FIR) and infinite impulse response (IIR) filter architectures.

- Transfer Function Analysis: analyzing the transfer functions of FIR and IIR filters, providing a foundation for understanding their behavior.
- Isomorphic Architectures: isomorphic architectures for both FIR and IIR filters are designed, considering critical paths and efficient utilization of hardware resources.
- 3) Transformation Technique: this architecture utilizes a single adder and multiplier, along with additional circuitry for steering logic and storage. The number of control signals and states required for this design are specified, enabling efficient reconfiguration.
- 4) Verilog HDL Codes and Functional Verification: synthesis results are analyzed to compare hardware-resource utilization, latency, maximum operating clock frequencies, and power consumption.
- 5) FPGA Implementation and Validation

# III. THE EXPRESSION OF OUTPUT FUNCTION Y[N] FOR BOTH FIR AND IIR FILTERS.

| retu=            | Men input rignal                                               |
|------------------|----------------------------------------------------------------|
| as a             | Vow after FIR (finite Impulse response) we                     |
| - 9              | pt y (n) (busput signal) o as,                                 |
|                  | $H_F(2) = \begin{cases} b_k \times 2^{-k} & (m=4) \end{cases}$ |
|                  | (5-N/C 2) 1-11-NF 32 4 (M/C 2) 2 - (M/V)                       |
|                  | = bo + by 2t + by 2 t + by 2d                                  |
|                  | Now taking 2-inverse transform of H(2)                         |
| <del>;</del> = - | 40m = 2 { H(2) }                                               |
|                  | y (m = 60 8 (m + B) 8 (m-1) + 5 8 (m-2)                        |
| 4                | + \$23 8[n-3]                                                  |
|                  | lere S(r) is unit impulse f.                                   |
| della le         | bo = y (0) , b 1 = y (1) , b2 = y (2) , b3 = y (3)             |
|                  | About All = M GIMBON TO COMMENT AND A DEC                      |
| =) NO            | ow calculary y(n), for IIR (infinite.                          |
| in               | spulse rusponie)                                               |
|                  | Hz(2) = /bo + b1 = + b, =2                                     |
| -                | 1+a, 2"+a, 2-2)                                                |
| - A              | ter takin 7-inverse transform                                  |
| -                | y(n) = b x(n) + b x(n-1) + b2 x(n-2)                           |
| 5000             | - a y y n-1 - a 2 y (n-2)                                      |



# IV. GRAPHICALLY REPRESENTATION FOR THESE OUTPUT RELATIONS



Fig. 1: IIR



Fig. 2: FIR

# V. ISOMORPHIC ARCHITECTURES FOR BOTH THE FILTERS

- 1) FIR filter: The data path component of the router design is responsible for directing incoming data packets to their destination output port. The data path is implemented using two multiplexers (MUXes).
- IIR filter: The critical path in the IIR filter occurs in the feedback loop, where the previous output samples are used to compute the current output.

#### VI. RECONFIGURABLE FIR-IIR FILTER DESIGN 1:

By introducing a control signal that acts as the select input for a multiplexer, the separate architectures of the IIR and FIR filters can be combined into a reconfigurable system. This control signal allows for the selection between the IIR and FIR operations. It is worth noting that the component (b0x[n] + b1x[n1] + b2x[n2]) is common to both filter outputs, as evident from the derived equations.

To differentiate between the IIR and FIR outputs, we need to choose the remaining component and combine it with the common part using the multiplexer.

Consequently, the data inputs for the multiplexer would be b3x[n3] and ((a1y[n1] + a2y[n2])), while the select input determines which of these inputs is necessary for computing either the IIR or FIR filter output. The selected input is then fed into a final adder, where it is added to the common part.

There are two states that the circuit can be in, according to the control signal, if the control signal is in 0th signak, then it will be operating the IIR filter confriguration. And if the signal is in 1 than the functionality of the circuit would be in FIR filter configuration.

```
D:/VIVADO/Labs/assn/assn.srcs/sources_1/new/memory_7by8.v
```

```
timescale 1ns / 1ps
    module memory 7by8(
        input clk,
        input [7:0] pres_x,
        input [7:0] pres_y,
        output reg [7:0] x_1,
        output reg [7:0] x_2,
        output reg [7:0] x 3,
        output reg [7:0] y_1,
        output reg [7:0] y_2);
    reg [7:0] mem [0:6];
    always @(posedge clk) begin
        mem[0] <= pres_x;
        mem[4] <= pres_y;
        mem[3] <= mem[2];
        mem[2] <= mem[1];
18
19
        mem[1] <= mem[0];
        mem[5] <= mem[4]:
20
        mem[6] <= mem[5];
21
        x 1 <= mem [1];
        x_2 <= mem [2];
23
        x_3 <= mem [3];
        y_2 <= mem [5];
        y_1 <= mem [6];
27 🖨 end
29 endmodule
```

Schematic architecture for design 1,



In this reconfigurable data-path architecture, the exact number of control signals used are as follows:

- 1) Enable: This signal is used to enable/disable the operation of the data path.
- 2) Select Filter Type: This signal is used to select the filter type, i.e., FIR or IIR.

- 3) Load Data: This signal is used to load the input data into the data memory.
- 4) Start: This signal is used to initiate the computation.
- 5) Result: This signal indicates that the output result is available for retrieval.

#### VII. EXPERIMENTAL RESULTS AND DISCUSSIONS

## A. Test bench for our Design 1:

```
D:/VIVADO/Labs/assn_1/assn_1.srcs/sources_1/new/top.v
   module top(input [7:0] x_n,
     input clk, iir fir,
     output [15:0] y_n);
     wire [7:0] x_n_1, x_n_2, x_n_3;
     wire [7:0] y_n_1, y_n_2;
    wire [15:0] p0, p1, p2, s2_1, p4, p5;
wire [15:0] s0, s1, s2, s2_2;
     memory_7by8 mem(clk,x_n,y_n,x_n_1,x_n_2,x_n_3,y_n_1,y_n_2);
     mul_8x8 m0(x_n, 8'd1, p0);
    mul_8x8 m1(x_n_1, 8'd2, p1);
    mul 8x8 m2(x n 2, 8'd3, p2);
     mul_8x8 m3(x_n_3, 8'd4, s2_1);
     mul_8x8 m4(y_n_1, -8'd5, p4);
     mul_8x8 m5(y_n_2, -8'd6, p5);
    adder16 a0(p0,p1,s0);
15
     adder16 a1(s0,p2,s1);
    adder16 a2(p4,p5,s2_2);
     mux_2by1 mux0(s2_1,s2_2,iir_fir,s2);
    adder16 a3(s1,s2,y_n);
20 🖨
     endmodule
```

Fig. 3: Test bench

#### - Inferences:-

This module establishes the necessary connections between the multipliers, adders, and multiplexers to construct the final circuit. It ensures that all the components are properly linked and integrated to achieve the desired functionality.

## B. Simulation result for FIR and IIR filter:



Fig. 4: fir

## Inferences:-

- The FIR filter is a non-recursive filter, meaning it only uses the current and past input samples to compute the output.
- 2) The FIR filter exhibits a linear phase response, preserving the input signal's phase characteristics.

3) The output waveform of an FIR filter typically exhibits a finite impulse response and finite duration.



Fig. 5: iir

#### Inferences:-

- The IIR filter is a recursive filter, meaning it uses both current and past input samples as well as past output samples to compute the output.
- The IIR filter can exhibit a non-linear phase response, resulting in a potential distortion of the input signal's phase characteristics.
- The output waveform of an IIR filter can have an infinite impulse response and may exhibit a transient response at the beginning.

# C. Timing Report:



Fig. 6: Time

## D. Power analysis report:



Fig. 7: Power report

#### VIII. CONCLUSIONS

In conclusion, the project focused on the design and implementation of a reconfigurable digital filter on an FPGA. The objective was to create a flexible architecture capable of performing both Finite Impulse Response (FIR) and Infinite Impulse Response (IIR) filtering.

The project began with obtaining the transfer functions of the filters and deriving the corresponding output functions. Graphical representations were created to visually illustrate the input-output relationships of the filters.

Next, isomorphic architectures were designed separately for the FIR and IIR filters. These architectures consisted of multipliers, adders, and multiplexers connected in a specific configuration to achieve the desired filtering operations. Furthermore, a reconfigurable data-path architecture was redesigned to accommodate both FIR and IIR filtering.

Functional verification was performed using suitable test benches, and the designs were synthesized to determine hardware resource utilization, latency, maximum operating clock frequencies, and total power consumption.

Overall, the project aimed to develop a versatile and efficient reconfigurable filter architecture for FPGA-based signal processing applications.

#### IX. REFERNCES

- 1) https://www.arm.com/glossary/fpga: :text=What
- 2) https://www.researchgate.net/figure/Internal-view-of-a-router-and-the-control-signal-from-the-master-core  $_fig2_221340972$